



# **XTX™** Design Guide

Guidelines for designing XTX<sup>™</sup> baseboards

Design Guide

Revision 1.0



## **Revision History**

| Revision | Date     | Author  | Changes          |
|----------|----------|---------|------------------|
| 1.0      | 22/02/06 | HCH/GDA | Official release |



## **Preface**

This document provides information for designing a custom system baseboard for XTX<sup>™</sup> modules. This guide includes reference schematics for the external circuitry required to implement the various XTX™ peripheral functions. This guide also explains how to extend the supported buses and how to add additional peripherals and expansion slots to an XTX<sup>™</sup> based system.

#### **Disclaimer**

The information contained within this design guide, including but not limited to any product specification, is subject to change without notice.

congatec AG provides no warranty with regard to this user's guide or any other information contained herein and hereby expressly disclaims any implied warranties of merchantability or fitness for any particular purpose with regard to any of the foregoing. congatec AG assumes no liability for any damages incurred directly or indirectly from any technical or typographical errors or omissions contained herein or for discrepancies between the product and the user's guide. In no event shall congatec AG be liable for any incidental, consequential, special, or exemplary damages, whether based on tort, contract or otherwise, arising out of or in connection with this design guide or any other information contained herein or the use thereof.

The typical application circuits described in this document may not be suitable for all applications. In particular, additional components may need to be added to these circuits in order to meet specific ESD, EMC or safety isolation requirements. Such regulatory requirements and the techniques for meeting them vary by industry and are beyond the scope of this document.

#### **Intended Audience**

This design guide is intended for technically qualified personnel. It is not intended for general audiences.

### **Symbols**

The following symbols are used in this design guide:



#### Warning

Warnings indicate conditions that, if not observed, can cause personal injury.



#### Caution

Cautions warn the user about how to prevent damage to hardware or loss of data.



Notes call attention to important information that should be observed.



#### **Terminology**

| Term               | Description                                                                                                                                                                                     |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCI Express (PCIe) | Peripheral Component Interface Express – next-generation high speed Serialized I/O bus                                                                                                          |
| PCI Express Lane   | One PCI Express Lane is a set of 4 signals that contains two differential lines for Transmitter and two differential lines for Receiver. Clocking information is embedded into the data stream. |
| x1, x2, x4         | x1 refers to one PCI Express Lane of basic bandwidth; x2 to a collection of two PCI Express Lanes; etc Also referred to as x1, x2 or x4 link.                                                   |
| ExpressCard        | A PCMCIA standard built on the latest USB 2.0 and PCI Express buses.                                                                                                                            |
| USB                | Universal Serial Bus                                                                                                                                                                            |
| SATA               | Serial AT Attachment: serial-interface standard for hard disks                                                                                                                                  |
| AC '97 / HDA       | Audio CODEC (Coder-Decoder) / High Definition Audio                                                                                                                                             |
| LPC                | Low Pin-Count Interface: a low speed interface used for peripheral circuits such as Super I/O controllers, which typically combine legacy-device support into a single IC.                      |
| SM Bus             | System Management Bus                                                                                                                                                                           |
| LVDS               | Low-Voltage Differential Signaling                                                                                                                                                              |
| N.C.               | Not connected                                                                                                                                                                                   |
| N.A.               | Not available                                                                                                                                                                                   |
| T.B.D.             | To be determined                                                                                                                                                                                |

#### **Copyright Notice**

Copyright © 2006, congatec AG. All rights reserved. All text, pictures and graphics are protected by copyrights. No copying is permitted without written permission from congatec AG.

congatec AG has made every attempt to ensure that the information in this document is accurate yet the information contained within is supplied "as-is".

#### **Trademarks**

Intel and Pentium are registered trademarks of Intel Corporation. Expresscard is a registered trademark of Personal Computer Memory Card International Association (PCMCIA). PCI Express is a registered trademark of Peripheral Component Interconnect Special Interest Group (PCI-SIG). I²C is a registered trademark of Philips Corporation. CompactFlash is a registered trademark of CompactFlash Association. Winbond is a registered trademark of Winbond Electronics Corp. AVR is a registered trademark of Atmel Corporation. ETX is a registered trademark of JUMPtec AG. AMICORE8 is a registered trademark of American Megatrends Inc. Microsoft®, Windows®, Windows NT®, Windows CE and Windows XP® are registered trademarks of Microsoft Corporation. VxWorks is a registered trademark of WindRiver. conga, congatec and XTX are registered trademark of congatec AG. All product names and logos are property of their owners.



#### Warranty

congatec AG makes no representation, warranty or guaranty, express or implied regarding the products except its standard form of limited warranty ("Limited Warranty"). congatec AG may in its sole discretion modify its Limited Warranty at any time and from time to time.

Beginning on the date of shipment to its direct customer and continuing for the published warranty period, congatec AG represents that the products are new and warrants that each product failing to function properly under normal use, due to a defect in materials or workmanship or due to non conformance to the agreed upon specifications, will be repaired or exchanged, at congatec AG's option and expense.

Customer will obtain a Return Material Authorization ("RMA") number from congatec AG prior to returning the non conforming product freight prepaid. congatec AG will pay for transporting the repaired or exchanged product to the customer.

Repaired, replaced or exchanged product will be warranted for the repair warranty period in effect as of the date the repaired, exchanged or replaced product is shipped by congatec AG, or the remainder of the original warranty, whichever is longer. This Limited Warranty extends to congatec AG's direct customer only and is not assignable or transferable.

Except as set forth in writing in the Limited Warranty, congatec AG makes no performance representations, warranties, or guarantees, either express or implied, oral or written, with respect to the products, including without limitation any implied warranty (a) of merchantability, (b) of fitness for a particular purpose, or (c) arising from course of performance, course of dealing, or usage of trade.

congatec AG shall in no event be liable to the end user for collateral or consequential damages of any kind. congatec AG shall not otherwise be liable for loss, damage or expense directly or indirectly arising from the use of the product or from any other cause. The sole and exclusive remedy against congatec AG, whether a claim sound in contract, warranty, tort or any other legal theory, shall be repair or replacement of the product only

## **Technical Support**

congatec AG technicians and engineers are committed to providing the best possible technical support for our customers so that our products can be easily used and implemented. We request that you first visit our website at www.congatec.com for the latest documentation, utilities and drivers, which have been made available to assist you. If you still require assistance after visiting our website then please contact our technical support department by email at support@congatec.com



### **ETX®** Concept and XTX<sup>™</sup> Extension

The ETX® concept is an off the shelf, multi vendor, Single-Board-Computer that integrates all the core components of a common PC and is mounted onto an application specific baseboard. ETX® modules have a standardized form factor of 95mm x 114mm and have specified pinouts on the four system connectors that remain the same regardless of the vendor. The ETX® module provides most of the functional requirements for any application. These functions include, but are not limited to, graphics, sound, keyboard/mouse, IDE, Ethernet, parallel, serial and USB ports. Four ruggedized connectors provide the baseboard interface and carry all the I/O signals to and from the ETX® module.

Baseboard designers can utilize as little or as many of the I/O interfaces as deemed necessary. The baseboard can therefore provide all the interface connectors required to attach the system to the application specific peripherals. This versatility allows the designer to create a dense and optimized package, which results in a more reliable product while simplifying system integration. Most importantly ETX® applications are scalable, which means once a product has been created there is the ability to diversify the product range through the use of different performance class ETX® modules. Simply unplug one module and replace it with another, no redesign is necessary.

XTX<sup>™</sup> is an expansion and continuation of the well-established and highly successful ETX® standard. XTX<sup>™</sup> offers the newest I/O technologies on this proven form factor. Now that the ISA bus is being used less and less in modern embedded applications congatec AG offers an array of different features on the X2 connector than those currently found on the ETX® platform. These features include new serial high speed buses such as PCI Express<sup>™</sup> and Serial ATA®. All other signals found on connectors X1, X3, and X4 remain the same in accordance to the ETX® standard (Rev. 2.7) and therefore will be completely compatible. If the embedded PC application still requires the ISA bus then an ISA bridge can be implemented on the application specific baseboard or the readily available LPC bus located on the XTX<sup>™</sup> module may be used. Please contact congatec technical support for details.

### Lead-Free Designs (RoHS)

As of July 2006 all electronic products are required to be environmentally friendly. In future, many of the currently available embedded computer modules will not be offered as lead-free variants. For this reason all congatec AG designs are created from lead-free components and are completely RoHS compliant. This makes congatec AG products ideal lead-free substitutes for new and existing designs.

#### Certification

congatec AG is certified to DIN EN ISO 9001:2000 standard.





## **Contents**

| 1 Customer Feedback                                             | 8  |
|-----------------------------------------------------------------|----|
| 2 XTX™ Specification Overview                                   | 9  |
| 3 XTX™ Connector X2 Schematics                                  | 10 |
| 4 XTX™ Connector X2 Pinout                                      | 11 |
| 5 Signal Descriptions                                           | 12 |
| 5.1 PCI Express™ (PCIe)                                         | 12 |
| 5.1.1 PCI Express x1 and x4 Connector                           |    |
| 5.1.2 PCI Express Clock Signal                                  |    |
| 5.2 Universal Serial Bus                                        |    |
| 5.3 ExpressCard™                                                |    |
| 5.4 Serial ATA (SATA)                                           | 20 |
| 5.5 Low Pin Count Interface LPC                                 | 22 |
| 5.5.1 Application Example: LPC Super I/O Controller             | 23 |
| 5.5.2 Application Example: Serial and Parallel Port Circuit     | 24 |
| 5.6 Audio Codec (AC'97/HDA)                                     |    |
| 5.6.1 Audio Codec on XTX™ Modules                               |    |
| 5.6.2 AC'97/HDA Placement and Routing Guidelines                | 28 |
| 5.7 Miscellaneous Signals                                       |    |
| 5.7.1 Fan Control Circuit                                       | 29 |
| 6 Layout Design Constraints                                     | 30 |
| ,                                                               |    |
| 6.1 Microstrip or Stripline                                     |    |
| 6.2 Printed Circuit Board Stackup Example                       |    |
| 6.2.1 Stackup Example: 4 Layers                                 |    |
| 6.2.2 Stackup Example: 8 Layers                                 | 32 |
| 7 General Considerations for High-Speed Differential Interfaces | 33 |
| 7.1 PCI Express Trace Routing Guidelines                        | 35 |
| 7.2 USB Trace Routing Guidelines                                | 36 |
| 7.3 Serial ATA Trace Routing Guidelines                         |    |
| 8 Industry Specifications                                       | 38 |



## 1 Customer Feedback

The XTX™ Design Guide has been created to help customers when designing XTX™ compliant baseboards. It should be used in conjunction with the XTX™ Specification, ETX® Specification, ETX® Design Guide as well as any other relevant information with regards to the implementation of the interfaces mentioned within this document.

The guidelines set forth in this document have been carefully thought out by congatec AG engineers and are considered to be the most important factors when designing an XTX<sup>TM</sup> baseboard. congatec AG is committed to helping customers who are designing XTX compliant baseboards by sharing our expertise and providing the best possible support and documentation. Therefore, we welcome any suggestions our valued customers may have with regards to additional information that should be included in this XTX<sup>TM</sup> Design Guide. Additionally, we encourage any feedback about the contents of this document with regards to clarity and understanding.

If you have any suggestions about additional content, or any questions about the existing content, please contact congatec AG technical support via email at support@congatec.com



## 2 XTX<sup>™</sup> Specification Overview

 $XTX^{TM}$  is an ETX® Component SBC Specification extension.  $XTX^{TM}$  is fully compliant to the ETX® Specification with the exception for the X2 (ISA bus) connector signal definition. The ISA bus signals on the X2 connector have been replaced by state of the art interface technologies such as:

- PCI Express™
- ExpressCard™
- Serial ATA
- USB 2.0

- Digital Audio Interface (AC'97 or HDA)
- LPC Interface
- · Additional control signals

The XTX<sup>™</sup> Specification can be downloaded from the XTX<sup>™</sup> Standard website (www.xtx-standard.org). A design guide for ETX<sup>®</sup>, as well as the ETX<sup>®</sup> Specification, can be found on the ETX<sup>®</sup> Industrial Group website (www.etx-ig.com).





## 3 XTX<sup>™</sup> Connector X2 Schematics



Image 1 XTX™ Connector X2



## **4** XTX<sup>™</sup> Connector X2 Pinout

Table 1 Connector X2 Pinout

| Pin | XTX <sup>™</sup> Signal | Pin | XTX™ Signal | Pin | XTX™ Signal | Pin | XTX™ Signal |
|-----|-------------------------|-----|-------------|-----|-------------|-----|-------------|
| 1   | GND                     | 2   | GND         | 51  | VCC         | 52  | VCC         |
| 3   | PCIE_CLK_REF+           | 4   | SATA0_RX+   | 53  | PCIE1_RX-   | 54  | SATA3_TX-   |
| 5   | PCIE_CLK_REF-           | 6   | SATA0_RX-   | 55  | PCIE1_RX+   | 56  | SATA3_TX+   |
| 7   | GND                     | 8   | GND         | 57  | GND         | 58  | IL_SATA#    |
| 9   | PCIE3_TX+               | 10  | SATA0_TX-   | 59  | PCIE1_TX-   | 60  | N.C.        |
| 11  | PCIE3_TX-               | 12  | SATA0_TX+   | 61  | PCIE1_TX+   | 62  | N.C.        |
| 13  | GND                     | 14  | 5V_SB       | 63  | PCE_WAKE#   | 64  | PCI_GNT#A   |
| 15  | PCIE3_RX+               | 16  | SATA1_RX+   | 65  | N.C.        | 66  | PCI_REQ#A   |
| 17  | PCIE3_RX-               | 18  | SATA1_RX-   | 67  | GND         | 68  | GND         |
| 19  | VCC                     | 20  | 5V_SB       | 69  | PCIE0_RX-   | 70  | N.C.        |
| 21  | EXC1_CPPE#              | 22  | SATA1_TX-   | 71  | PCIE0_RX+   | 72  | N.C.        |
| 23  | EXC1_RST#               | 24  | SATA1_TX+   | 73  | GND         | 74  | VCC         |
| 25  | USBP5                   | 26  | GND         | 75  | PCIE0_TX-   | 76  | N.C.        |
| 27  | USBP5#                  | 28  | SATA2_RX+   | 77  | PCIE0_TX+   | 78  | N.C.        |
| 29  | GND                     | 30  | SATA2_RX-   | 79  | CODECSET    | 80  | VCC         |
| 31  | PCIE2_TX+               | 32  | SUS_STAT#   | 81  | AC_RST#     | 82  | AC_SDOUT    |
| 33  | PCIE2_TX-               | 34  | N.C.        | 83  | VCC         | 84  | VCC         |
| 35  | GND                     | 36  | GND         | 85  | AC_SYNC     | 86  | AC_SDIN0    |
| 37  | PCIE2_RX+               | 38  | SATA2_TX-   | 87  | AC_SDIN1    | 88  | AC_SDIN2    |
| 39  | PCIE2_RX-               | 40  | SATA2_TX+   | 89  | AC_BIT_CLK  | 90  | FAN_TACHOIN |
| 41  | EXC0_CPPE#              | 42  | GND         | 91  | LPC_AD0     | 92  | FAN_PWMOUT  |
| 43  | EXC0_RST#               | 44  | SATA3_RX+   | 93  | LPC_AD1     | 94  | LPC_FRAME#  |
| 45  | USBP4                   | 46  | SATA3_RX-   | 95  | LPC_AD2     | 96  | LPC_DRQ0#   |
| 47  | USBP4#                  | 48  | WDTRIG      | 97  | LPC_AD3     | 98  | LPC_DRQ1#   |
| 49  | SLP_S3#                 | 50  | SATALED#    | 99  | GND         | 100 | GND         |



## 5 Signal Descriptions

The "#" symbol at the end of the signal name indicates that the active or asserted state occurs when the signal is at a low voltage level. When "#" is not present, the signal is asserted when at a high voltage level.

The following terminology is used to describe the signals types in the I/O columns for the tables located below.

| Term | Description                     |
|------|---------------------------------|
| 1    | Input Pin                       |
| 0    | Output Pin                      |
| OC   | Open Collector Output Pin       |
| I/O  | Bi-directional Input/Output Pin |

## 5.1 PCI Express™ (PCIe)



The PCI Express interface consists of up to 4 lanes, each with a receive and transmit differential signal pair designated from PCIE0\_RX (+ and -) to PCIE3\_RX (+ and -) and correspondingly from PCIE0\_TX (+ and -) to PCIE3\_RX (+ and -).

Table 2 PCI Express Signal Description (Signals on XTX™ Connector X2)

| Signal                         | Pin#     | Description                                                                            | I/O | Comment |
|--------------------------------|----------|----------------------------------------------------------------------------------------|-----|---------|
| PCIE0_RX+<br>PCIE0_RX-         | 71<br>69 | PCI Express channel 0, Receive Input differential pair.                                | I   |         |
| PCIE0_TX+<br>PCIE0_TX-         | 77<br>75 | PCI Express channel 0, Transmit Output differential pair.                              | 0   |         |
| PCIE1_RX+<br>PCIE1_RX-         | 55<br>53 | PCI Express channel 1, Receive Input differential pair.                                | I   |         |
| PCIE1_TX+<br>PCIE1_TX-         | 61<br>59 | PCI Express channel 1, Transmit Output differential pair.                              | 0   |         |
| PCIE2_RX+<br>PCIE2_RX-         | 37<br>39 | PCI Express channel 2, Receive Input differential pair.                                | I   |         |
| PCIE2_TX+<br>PCIE2_TX-         | 31<br>33 | PCI Express channel 2, Transmit Output differential pair.                              | 0   |         |
| PCIE3_RX+<br>PCIE3_RX-         | 15<br>17 | PCI Express channel 3, Receive Input differential pair.                                | I   |         |
| PCIE3_TX+<br>PCIE3_TX-         | 9<br>11  | PCI Express channel 3, Transmit Output differential pair.                              | 0   |         |
| PCIE_CLK_REF+<br>PCIE_CLK_REF- | 3<br>5   | PCI Express Reference Clock for Lanes 0 to 3.                                          | 0   |         |
| PCE_WAKE#                      | 63       | PCI Express Wake Event: Sideband wake signal asserted by components requesting wakeup. | I   |         |

a:



b:



Image 2 PCI Express x1 (a) and x4 (b) Connector Diagrams



### 5.1.1 PCI Express x1 and x4 Connector

Signal fields in table 3 that do not have any light grey shading describe the pinout for the PCI Express x1 slot (1 PCIe Lane) and the signal fields marked with light grey indicate the additional signals needed on a PCI Express x4 connector (4 PCIe Lanes).

Table 3 PCI Express x1 and x4 Connector Pinout and Signal Descriptions

| Pin | Signal    | Description                                           | Pin   | Signal   | Description                                        |
|-----|-----------|-------------------------------------------------------|-------|----------|----------------------------------------------------|
| 1B  | +12V      | 12V power                                             | 1A    | PRSNT1#  | Hot-Plug presence detected                         |
| 2B  | +12V      | 12V power                                             | 2A    | +12V     | 12V power                                          |
| 3B  | RSVD      | Reserved                                              | 3A    | +12V     | 12V power                                          |
| 4B  | GND       | Ground                                                | 4A    | GND      | Ground                                             |
| 5B  | SMCLK*    | SMBus Clock (XTX Connector X4, Pin 23)                | 5A    | JTAG2*   | TCK - Boundary Scan Test Clock                     |
| 6B  | SMDAT*    | SMBus Data (XTX Connector X4 Pin 24)                  | 6A    | JTAG3*   | TDI – Boundary Scan Test Data<br>Input             |
| 7B  | GND       | Ground                                                | 7A    | JTAG4*   | TDO - Boundary Scan Test Data<br>Output            |
| 8B  | +3.3V     | 3.3V power                                            | 8A    | JTAG5*   | TMS - Boundary Scan Test Mode Select               |
| 9B  | JTAG1*    | TRST# - Boundary Scan Test Reset                      | 9A    | +3.3V    | 3.3V power                                         |
| 10B | +3.3Vaux* | 3.3V auxiliary power                                  | 10A   | +3.3V    | 3.3V power                                         |
| 11B | WAKE#*    | Link Reactivation                                     | 11A   | PERST#*  | Reset                                              |
|     |           | Mechanica                                             | l Key |          |                                                    |
| 12B | RSVD      | Reserved                                              | 12A   | GND      | Ground                                             |
| 13B | GND       | Ground                                                | 13A   | REFCLK+  | Reference Clock differential pair positive signal  |
| 14B | PETp0     | Transmitter differential pair positive Signal, Lane 0 | 14A   | REFCLK-* | Reference Clock differential pair negative signal  |
| 15B | PETn0     | Transmitter differential pair negative signal, Lane 0 | 15A   | GND      | Ground                                             |
| 16B | GND       | Ground                                                | 16A   | PERp0    | Receiver differential pair positive signal, Lane 0 |
| 17B | PRSNT2#*  | Hot-Plug presence detected                            | 17A   | PERn0    | Receiver differential pair negative signal, Lane 0 |
| 18B | GND       | Ground                                                | 18A   | GND      | Ground                                             |
| 19B | PETp1     | Transmitter differential pair positive signal, Lane 1 | 19A   | RSVD     | Reserved                                           |
| 20B | PETn1     | Transmitter differential pair negative signal, Lane 1 | 20A   | GND      | Ground                                             |
| 21B | GND       | Ground                                                | 21A   | PERp1    | Receiver differential pair positive signal, Lane 1 |
| 22B | GND       | Ground                                                | 22A   | PERn1    | Receiver differential pair negative signal, Lane 1 |
| 23B | PETp2     | Transmitter differential pair positive signal, Lane 2 | 23A   | GND      | Ground                                             |



| Pin | Signal   | Description                                           | Pin | Signal | Description                                        |
|-----|----------|-------------------------------------------------------|-----|--------|----------------------------------------------------|
| 24B | PETn2    | Transmitter differential pair negative signal, Lane 2 | 24A | GND    | Ground                                             |
| 25B | GND      | Ground                                                | 25A | PERp2  | Receiver differential pair positive signal, Lane 2 |
| 26B | GND      | Ground                                                | 26A | PERn2  | Receiver differential pair negative signal, Lane 2 |
| 27B | PETp3    | Transmitter differential pair positive signal, Lane 3 | 27A | GND    | Ground                                             |
| 28B | PETn3    | Transmitter differential pair negative signal, Lane 3 | 28A | GND    | Ground                                             |
| 29B | GND      | Ground                                                | 29A | PERp3  | Receiver differential pair positive signal, Lane 3 |
| 30B | GND      | Ground                                                | 30A | PERn3  | Receiver differential pair negative signal, Lane 3 |
| 31B | PRSTN2#* | Hot-Plug presence detected                            | 31A | GND    | Ground                                             |
| 32B | GND      | Ground                                                | 32A | RSVD   | Reserved                                           |



<sup>\*</sup> Auxiliary signals. These signals are not required by the PCI Express Architecture.

### **5.1.2** PCI Express Clock Signal

In an application where more than one PCI Express slot or device is needed, the PCI Express Reference Clock signal must be buffered. 'Image 3' shows an example implementing the ICS9DB106 (6 Output PCI Express Buffer with CLKREQ# Function) from *Integrated Circuit Systems (ICS)* (http://www.icst.com). This device is also used on congatec's conga-XEVAL evaluation baseboard.

Image 3 PCI Express Clock Circuit





## **Routing Considerations for PCI Express**

See section 7.1 'PCI Express Trace Routing Guidelines' and the XTX™ specification for more information about this subject.



#### 5.2 Universal Serial Bus



Table 4 USB Signal Descriptions (Signals on XTX™ Connector X2)

| Signal | Pin | Descripton                                                | I/O | Comment |
|--------|-----|-----------------------------------------------------------|-----|---------|
| USBP4  | 45  | Universal Serial Bus Port 4 positive differential signal. | I/O |         |
| USBP4# | 47  | Universal Serial Bus Port 4 negative differential signal. | I/O |         |
| USBP5  | 25  | Universal Serial Bus Port 5 positive differential signal. | I/O |         |
| USBP5# | 27  | Universal Serial Bus Port 5 negative differential signal. | I/O |         |



Image 4 USB Circuit Schematics

The power distribution for the two USB ports in the example above is handled by a Micrel MIC2026 Dual Channel Power Distribution Switch (<a href="http://www.micrel.com">http://www.micrel.com</a>). This device is also used on congatec's conga-XEVAL evaluation baseboard.

The signal OVCR# (USB over-current detect signal) used in 'Image 4' can be found on the ETX® connector X4, pin 19 (see ETX® Specification).



Image 5 USB Connector (Type A, female, front view)



Table 5 USB Connector Pinout

| Pin | Signal | Description                                              | Pin | Signal | Description                                              |
|-----|--------|----------------------------------------------------------|-----|--------|----------------------------------------------------------|
| 1   | VCC    | +5V Power Supply                                         | 3   |        | Universal Serial Bus Data, positive differential signal. |
| 2   | -DATA  | Universal Serial Bus Data, negative differential signal. | 4   | GND    | Ground                                                   |

#### **Routing Considerations for USB**

See section 7.2 'USB 2.0 Trace Routing Guidelines' and the XTX™ specification for more information about this subject.

## 5.3 ExpressCard™



XTX modules offer the optional support for two ExpressCard slots. ExpressCard is the successor of PCMCIA and PC Cards. ExpressCard takes advantage of the scalable, high-bandwidth serial PCI Express and USB 2.0 interfaces.

 Table 6
 ExpressCard Signal Descriptions (Signals on XTX™ Connector X2)

| Signal      | Pin | Description                              | I/O | Comment |
|-------------|-----|------------------------------------------|-----|---------|
| EXEC0_CPPE# | 41  | ExpressCard capable card request, Slot 1 | I   |         |
| EXEC1_CPPE# | 21  | ExpressCard capable card request, Slot 2 | I   |         |
| EXEC0_RST#  | 43  | ExpressCard Reset, Slot 1                | 0   |         |
| EXEC1_RST#  | 23  | ExpressCard Reset, Slot 2                | 0   |         |

Image 6 on the following page displays an example of how an ExpressCard slot can be connected to a XTX embedded module. Power management for the ExpressCard slot is handled by a Texas Instruments TPS2231 Power Interface Switch (http://www.ti.com) and the same solution has been implemented on congatec's conga-XEVAL evaluation baseboard.





Image 6 ExpressCard Schematics

Table 7 ExpressCard Connector Pinout

| Pin | Signal   | Description                                                                         | Pin | Signal  | Description                                                    |
|-----|----------|-------------------------------------------------------------------------------------|-----|---------|----------------------------------------------------------------|
| 1   | GND      | Ground                                                                              | 14  | +3.3V   | Primary voltage source, 3.3V                                   |
| 2   | USB_D-   | USB Serial Data Interface differential pair, negative signal                        | 15  | +3.3V   | Primary voltage source, 3.3V                                   |
| 3   | USB_D+   | USB Serial Data Interface differential pair, positive signal                        | 16  | CLKREQ# | Request that REFCLK be enabled                                 |
| 4   | CPUSB#   | USB Interface presence detected                                                     | 17  | CPPE#   | PCI Express interface presence detect                          |
| 5   | RSVD     | Reserved                                                                            | 18  | REFCLK- | PCI Express reference clock differential pair, negative signal |
| 6   | RSVD     | Reserved                                                                            | 19  | REFCLK+ | PCI Express reference clock differential pair, positive signal |
| 7   | RSVD     | Reserved                                                                            | 20  | GND     | Ground                                                         |
| 8   | SMBCLK   | System Management Bus Clock (Optional Signal)                                       | 21  | PERn0   | PCI Express Receiver differential pair negative signal         |
| 9   | SMBDATA  | System Management Bus Data (Optional Signal)                                        | 22  | PERp0   | PCI Express Receiver differential pair positive signal         |
| 10  | +1.5V    | Secondary voltage source, 1.5V                                                      | 23  | GND     | Ground                                                         |
| 11  | WAKE#    | Request that the host interface return to full operation and respond to PCI Express | 24  | PETn0   | PCI Express Transmitter differential pair negative signal      |
| 12  | +3.3VAUX | Auxiliary voltage source, 3.3V                                                      | 25  | PETp0   | PCI Express Transmitter differential pair positive signal      |
| 13  | PERST#   | PCI Express Reset                                                                   | 26  | GND     | Ground                                                         |

#### Note



The PCI Express Reference Clock used for ExpressCard slots must be buffered as shown in section 5.1.2 'PCI Express Clock Signal'.



In addition to the PCI Express and USB signals, the example displayed in 'Image 6' uses the following signals that are not located on the XTX connector X2.

| Signal     | XTX™ Connector | Pin | Description                                                                                           |
|------------|----------------|-----|-------------------------------------------------------------------------------------------------------|
| SMBCLK     | X4             | 23  | System Management Bus Clock Signal                                                                    |
| SMBDAT     | X4             | 24  | System Management Bus Data Signal                                                                     |
| PCIRST#    | X1             | 93  | PCI Bus Reset                                                                                         |
| CLKREQCEx# | -              | -   | Request for PCI Express Reference Clock.<br>See section 5.1.2 'PCI Express Clock Signal' for details. |

### **Routing Considerations for PCI Express and USB**

See section 7.1 'PCI Express Trace Routing Guidelines', 7.2 'USB 2.0 Trace Routing Guidelines' and the XTX™ specification for more information about this subject.

## 5.4 Serial ATA (SATA)



Table 8 Serial ATA Signal Descriptions (Signals on XTX™ connector X2)

| Signal                 | Pin      | Description                                                                    | I/O | Comment |
|------------------------|----------|--------------------------------------------------------------------------------|-----|---------|
| SATA0_RX+<br>SATA0_RX- | 4<br>6   | Serial ATA channel 0 Receive Input differential pair.                          | I   |         |
| SATA0_TX+<br>SATA0_TX- | 12<br>10 | Serial ATA channel 0<br>Transmit Output differential pair.                     | 0   |         |
| SATA1_RX+<br>SATA1_RX- | 16<br>18 | Serial ATA channel 1 Receive Input differential pair.                          | I   |         |
| SATA1_TX+<br>SATA1_TX- | 24<br>22 | Serial ATA channel 1<br>Transmit Output differential pair.                     | 0   |         |
| SATA2_RX+<br>SATA2_RX- | 28<br>30 | Serial ATA channel 2<br>Receive Input differential pair.                       | I   |         |
| SATA2_TX+<br>SATA2_TX- | 40<br>38 | Serial ATA channel 2<br>Transmit Output differential pair.                     | 0   |         |
| SATA3_RX+<br>SATA3_RX- | 44<br>46 | Serial ATA channel 3 Receive Input differential pair.                          | Ι   |         |
| SATA3_TX+<br>SATA3_TX- | 56<br>54 | Serial ATA channel 3<br>Transmit Output differential pair.                     | 0   |         |
| IL_SATA#               | 58       | Serial ATA Interlock Switch Input.                                             | I   |         |
| SATALED#               | 50       | Serial ATA Led. Open collector output pin driven during SATA command activity. | ОС  |         |



#### S-ATA DATA Connector

#### S-ATA DATA and Power Connector





Image 7 Serial ATA Connector Diagram

Table 9 Serial ATA Data Connector Pinout and Signal Description

| Pin | Signal | Description                                   | Pin | Signal | Description                                |
|-----|--------|-----------------------------------------------|-----|--------|--------------------------------------------|
| 1   | GND    | Ground                                        | 5   | RX+    | Receiver differential pair positive signal |
| 2   | TX+    | Transmitter differential pair positive signal | 6   | RX-    | Receiver differential pair negative signal |
| 3   | TX-    | Transmitter differential pair negative signal | 7   | GND    | Ground                                     |
| 4   | GND    | Ground                                        |     |        |                                            |

Table 10 Serial ATA Power Connector Pinout and Signal Description

| Pins        | Signal | Description       | Pins           | Signal | Description      |
|-------------|--------|-------------------|----------------|--------|------------------|
| 1<br>2<br>3 | +3.3V  | 3.3V power supply | 10<br>11<br>12 | GND    | Ground           |
| 4<br>5<br>6 | GND    | Ground            | 13<br>14<br>15 | +12V   | 12V power supply |
| 7<br>8<br>9 | +5V    | 5V power supply   |                |        |                  |



#### **Routing Considerations for Serial ATA**

See section 7.3 'Serial ATA Trace Routing Guidelines' and the XTX™ specification for more information about this subject.

## 5.5 Low Pin Count Interface LPC

Table 11 LPC Interface Signal Descriptions (Signals on XTX™ connector X2)

| Signal                                   | Pin                  | Description                                                             | I/O | Comment |
|------------------------------------------|----------------------|-------------------------------------------------------------------------|-----|---------|
| LPC_AD0<br>LPC_AD1<br>LPC_AD2<br>LPC_AD3 | 91<br>93<br>95<br>97 | Multiplexed command, address and data                                   | I/O |         |
| LPC_FRAME#                               | 94                   | Frame: Indicates start of a new cycle or termination of a broken cycle. | 0   |         |
| LPC_DRQ0#<br>LPC_DRQ1#                   | 96<br>98             | Encoded DMA/Bus master request                                          | I   |         |

The LPC devices used on the baseboard have to be clocked by one of the PCI Bus clocks provided by the XTX module's connector interface. The LPC devices should use the PCI Reset signal as a reset input. The clocks and reset can be found on the following connectors (table 12) on the XTX module.

The PCI clock implementation required for the LPC devices should follow the routing guidelines defined in both the ETX $^{\circ}$  Specification and ETX $^{\circ}$  Design Guide. The PCI clock signal on the baseboard must have a length of 8.7 inches and be routed with a trace impedance in the range of 60 to  $70\Omega$ .

Only one PCI/LPC device should be driven per PCI clock signal and there a total of four PCI clock signals available. If more than four PCI clock signals are required then a zero delay buffer, for example a Cypress 2305 (http://www.cypress.com), can be used to expand the number of clock lines.

Table 12 PCI Clocks and Reset Signal Descriptions (Signal locations)

| Signal  | XTX™ Connector | Pin | Description              |
|---------|----------------|-----|--------------------------|
| PCICLK1 | X1             | 7   | PCI Clock output 1       |
| PCICLK2 | X1             | 8   | PCI Clock output 2       |
| PCICLK3 | X1             | 3   | PCI Clock output 3       |
| PCICLK4 | X1             | 4   | PCI Clock output 4       |
| PCIRST# | X1             | 93  | PCI Bus Reset            |
| SERIRQ  | X1             | 21  | Serial Interrupt request |



#### 5.5.1 Application Example: LPC Super I/O Controller

Some XTX modules have a version of the congatec Embedded BIOS that contains built in support for an external LPC Super I/O controller, which can be mounted on the XTX baseboard. If the XTX module supports an external LPC Super I/O controller, then a Winbond W83627HG (http://www.winbond-usa.com) controller must be used and it has to reside at LPC Bus address 4Eh. The implementation of this device on the XTX baseboard will provide two additional COM ports (COM3 and COM4) as well as one additional parallel port (LPT2). The other functions of this controller are not supported.

### Note

Refer to the congatec XTX<sup>™</sup> module's User's Guide to determine if your particular module supports the connection of an external LPC Super I/O controller.



Image 8 Schematics of LPC Super I/O



#### Bootstrap Configuration



The bolded options are default and have to be used.

Image 9 Schematics of LPC Super I/O Configuration

#### 5.5.2 Application Example: Serial and Parallel Port Circuit



Image 10 RS232 Transceiver Circuit COM3





Image 11 RS485/RS422 Transceiver Circuit COM4



Image 12 Parallel Port Protection and Termination Circuit on LPT2



### 5.6 Audio Codec (AC'97/HDA)

XTX Modules support Audio Codec '97 and/or High Definition Audio (HDA) Digital Interface (AC-link) specifically designed for implementing audio and modem I/O functionality in a PC system. Information about which interface is supported on the XTX module can be found in the corresponding XTX™ module's User's Guide.

On XTX modules that support the AC'97 Digital Interface only, it is not possible to use HDA codecs. The High Definition Audio architecture (formerly called 'Azalia') and specification must be considered as an entirely separate specification from AC'97, which in turn means no backwards compatibility.

Some XTX modules support both the AC'97 and HDA Interface. In the XTX module's CPU BIOS Setup Program it's possible to choose which interface should be utilized. Only audio codecs that match this setting will work properly. AC'97 and High Definition Audio codecs cannot be mixed on the same link or behind the same controller.

#### 5.6.1 Audio Codec on XTX™ Modules

The onboard audio function on XTX modules is provided through an AC'97 codec. This leads to some important items that must be considered when designing AC'97 or HDA codecs on the baseboard.

The AC'97 codec on the XTX module is connected as primary codec with ID00 and uses data input line 2 (SDATA\_IN2). Up to two additional codecs (secondary and tertiary) can be connected to the XTX module.

When a primary codec is to be used on the XTX baseboard, the codec on the XTX module must be disabled. This can be done with the XTX signal called CODECSET. If this signal is pulled to 3.3V on the baseboard, the XTX onboard codec will be disabled. If you choose to implement HDA codecs on the XTX baseboard, the codec on the XTX module can not be used and must be disabled.

Connect the primary codec to data-in signal (AC\_SDIN2) and ensure that the clock input from the codec is connected to the AC'97/HDA Interface.

Clocking of the AC'97/HDA interface is provided from the primary codec on the link via BIT\_CLK and is derived from a 24.576 MHz crystal or crystal oscillator. Refer to the primary codec vendor for crystal or crystal oscillator requirements.

congatec AG recommends the use of the VIA VT1616 (<a href="http://www.via.com.tw">http://www.via.com.tw</a>) AC'97 audio codec for XTX baseboard designs. If you choose to use a different primary AC'97 codec other than the one recommended, or if you wish to utilize secondary and tertiary codecs, please contact congatec technical support for assistance before implementation.

Image 13 on the following page provides an overview of the XTX baseboard codec connection possibilities.





Image 13 AC'97 Audio Codec

Table 13 Audio Codec Signal Descriptions (Signals on XTX™ connector X2)

| Signal                           | Pin            | Description                                | I/O | Comment |
|----------------------------------|----------------|--------------------------------------------|-----|---------|
| AC_RST#                          | 81             | CODEC Reset                                | 0   |         |
| AC_SYNC                          | 85             | Serial Bus Synchronization.                | 0   |         |
| AC_BIT_CLK                       | 89             | 12.228 MHz Serial Bit Clock from CODEC.    | 0   |         |
| AC_SDOUT                         | 82             | Audio Serial Data Output to CODEC.         | 0   |         |
| AC_SDIN0<br>AC_SDIN1<br>AC_SDIN2 | 86<br>87<br>88 | Audio Serial Data Input from CODEC0CODEC2. | I   |         |
| CODECSET                         | 79             | Disable onboard Audio Codec.               | 1   |         |



#### 5.6.2 AC'97/HDA Placement and Routing Guidelines

The implementation of proper component placement and routing techniques will help to ensure that the maximum performance available from the codec is achieved. Routing techniques that should be observed include properly isolating the codec, associated audio circuitry, analog power supplies, and analog ground planes, from the rest of the baseboard. This includes split planes and the proper routing of signals not associated with the audio section.

The following is a list of basic recommendations:

- Traces must be routed with a target impedance of  $55\Omega$  with an allowed tolerance of  $\pm$  15%.
- Ground return paths for the analog signals must be given special consideration.
- Digital signals routed in the vicinity of the analog audio signals must not cross the power plane split lines. Locate the analog and digital signals as far as possible from each other.
- Partition the baseboard with all analog components grouped together in one area and all digital components in another.
- Keep digital signal traces, especially the clock, as far as possible from the analog input and voltage reference pins.
- Provide separate analog and digital ground planes with the digital components over the digital ground plane, and the analog components, including the analog power regulators, over the analog ground plane. The split between planes must be a minimum of 0.05 inch wide.
- Route analog power and signal traces over the analog ground plane.
- Route digital power and signal traces over the digital ground plane.
- Position the bypassing and decoupling capacitors close to the IC pins, or position the capacitors for the shortest connections to pins, with wide traces to reduce impedance.
- Do not completely isolate the analog/audio ground plane from the rest of the baseboard ground plane. Provide a single point (0.25 inch to 0.5 inch wide) where the analog/isolated ground plane connects to the main ground plane. The split between planes must be a minimum of 0.05 inch wide.
- Any signals entering or leaving the analog area must cross the ground split in the area where the analog ground is attached to the main baseboard ground. That is, no signal should cross the split/gap between the ground planes, which would cause a ground loop, thereby greatly increasing EMI emissions and degrading the analog and digital signal quality.



## 5.7 Miscellaneous Signals

Table 14 Miscellaneous Signal Descriptions (Signals on XTX™ connector X2)

| Signal      |                                                                   | Description                                                                                                                                                                       | I/O | Comment |
|-------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|
| GND         | 1, 2, 7, 8<br>13, 26, 29<br>35, 36, 42, 57<br>67, 68, 73, 99, 100 | Ground. All GND pins should be connected to the baseboard ground plane.                                                                                                           | -   |         |
| 5V_SB       | 14 20                                                             | Additional power input for the internal suspend and power-control circuitry. This signal is connected to ETX®-Connector X4/Pin3. Refer to ETX® Specification for further details. | I   |         |
| VCC         | 19, 51, 52<br>74, 80, 83, 84                                      | +5V Power Input. All VCC pins should be connected to the baseboard +5V power plane.                                                                                               | I   |         |
| SUS_STAT#   | 32                                                                | Suspend Status: indicates that the system will be entering a low power state soon.                                                                                                | 0   |         |
| SLP_S3#     | 49                                                                | S3 Sleep Control: This signal shuts off power to all non-critical systems when in S3 (Suspend to Ram), S4 or S5 states.                                                           | 0   |         |
| PCI_GNT#A   | 64                                                                | reserved                                                                                                                                                                          | 0   |         |
| PCI_REQ#A   | 66                                                                | reserved                                                                                                                                                                          | I   |         |
| FAN_PWMOUT  | 92                                                                | Fan speed control. Uses the Pulse Width Modulation (PWM) technique to control the fan's RPM.                                                                                      | OC  |         |
| FAN_TACHOIN | 90                                                                | Fan tachometer input (0 to +5V amplitude)                                                                                                                                         | I   |         |
| WDTRIG      | 48                                                                | Watch Dog Trigger signal.                                                                                                                                                         | I   |         |

#### 5.7.1 Fan Control Circuit





## 6 Layout Design Constraints

This chapter provides routing guidelines for layout and design of a printed circuit board using high-speed interfaces such as PCI Express, Serial ATA and USB 2.0. The signal integrity rules for high-speed interfaces need to be considered. In fact, it is highly recommended that the board design be simulated to determine optimum layout for signal integrity and quality.

Keep in mind that this document can only point to the most important issues that should be considered when designing an XTX baseboard. The designer has to take into account the corresponding information (specification, design guidelines, ect.) contained in the documentation for each interface that is to be implemented on their baseboard.

### 6.1 Microstrip or Stripline

Either edge-coupled microstrip, edge-coupled stripline, or broad-side striplines are recommended for designs with differential signals.

Designs with microstrip lines offer the advantage that a lower number of layers can be used. Also, with microstrip lines it may be possible to route from a connector pad to the device pad without any via. This provides better signal quality on the signal path that connects devices. A limitation of microstrip lines is that they can only be routed on the two outside layers of the PCB, thus routing channel density is limited.

Stripline may be either edge-coupled or broad-side coupled lines. Stripline designs provide additional shielding since they are embedded in the board stack and are typically sandwiched between ground and power planes. This reduces radiation and coupling of noise onto the lines. Striplines have the disadvantage that they require the use of vias to connect to them.

## **6.2 Printed Circuit Board Stackup Example**

It is recommended to use PCB's with at least a 4 layer stackup where the impedance controlled layer 1 (top layer) is used for differential signals and layer 4 (bottom layer) for other periodic signals (CMOS/TTL). The dedicated power planes (layer 2 – GND and layer 3 – VCC) are typically required for high-speed designs. The solid ground plane is necessary to establish a controlled (known) impedance for the transmission line interconnects. A narrow spacing between power and ground planes will additionally create an excellent high frequency bypass capacitance.



### 6.2.1 Stackup Example: 4 Layers

This 4 layer example has been used to calculate the trace width and trace spacing for microstrip routing.



Image 15 4 Layer PCB

In this example used for microstrip impedance calculation we used the following PCB parameters:

- PCB material FR4
- Distance between signal layer and reference plane (dielectric thickness) H = 5.3 mil
- Copper thickness t = 1.4 mil (1 oz)

A good rule for microstrip designs is to keep S < W and S < H. The best practice is to use the closest spacing, "S," allowed by your PCB vendor and then adjust trace widths, "W," to control differential impedance.



#### 6.2.2 Stackup Example: 8 Layers

The second example shows an 8 layer stackup. Layers 1, 3, 6 and 8 are used for signal routing and layers 2, 4, 5 and 7 are solid ground or power planes.

In this example, the signal planes L3 and L6 are used for routing the differential signals. These impedance controlled striplines consist of layers L2 and L4 (power/ground planes), for signal plane L3, and L5 and L7 (power/ground planes) for signal plane L6.



Image 16 8 Layer PCB



## 7 General Considerations for High-Speed Differential Interfaces

The following is a list of suggestions for designing with high-speed differential signals. They should help you implement these interfaces easily and in a cost efficient way while shortening development time yet still provide maximum XTX baseboard performance.

- Use controlled impedance PCB traces that match the specified differential impedance.
- Keep the trace lengths of the differential signal pairs as short as possible.
- The differential signal pair traces should be trace-length matched and the maximum trace-length mismatch should not exceed the specified values. Match each differential pair per segment.
- Maintain parallelism and symmetry between differential signals with the trace spacing needed to achieve the specified differential impedance.
- Maintain maximum possible separation between the differential pairs and any high-speed clocks/periodic signals (CMOS/TTL) and any connector leaving the PCB (such as, I/O connectors, control and signal headers, or power connectors).
- Route differential signals on the signal layer nearest to the ground plane using a minimum of vias and corners. This will reduce signal reflections and impedance changes. Use GND stitching vias when changing layers.
- It is best to put CMOS/TTL and differential signals on a different layer(s), which should be isolated by the power and ground planes.
- Avoid tight bends. When it becomes necessary to turn 90°, use two 45° turns or an arc instead of making a single 90° turn.
- Do not route traces under crystals, crystal oscillators, clock synthesizers, magnetic devices or ICs that use, and/or generate, clocks.
- Stubs on differential signals should be avoided due to the fact that stubs will cause signal reflections and affect signal quality.
- Keep the length of high-speed clock and periodic signal traces that run parallel
  to high-speed signal lines at a minimum to avoid crosstalk. Based on EMI testing
  experience, the minimum suggested spacing to clock signals is 50 mil.
- Use a minimum of 20 mil spacing between the differential signal pairs and other signal traces for optimal signal quality. This helps to prevent crosstalk.
- Route all traces over continuous planes (VCC or GND) with no interruptions. Avoid crossing over anti-etch if at all possible. Crossing over anti-etch (split planes) increases inductance and radiation levels by forcing a greater loop area.





Image 17 Layout Considerations

In order to determine the necessary trace width and spacing needed to fulfill the requirements of the interface specification, it's necessary to use an impedance calculator.



## 7.1 PCI Express Trace Routing Guidelines

| Parameter                                                                                   | Trace Routing                                                                                                                                                                                                            |
|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transfer Rate                                                                               | 2.5 Gbits/sec                                                                                                                                                                                                            |
| Maximum signal line length (coupled traces)                                                 | TX path: 16.5 inches<br>RX path: 17.7 inches                                                                                                                                                                             |
| Signal length used on XTX module (including the XTX baseboard connector)                    | TX path: 2 inches<br>RX path: 2 inches                                                                                                                                                                                   |
| Signal length available for the XTX Baseboard                                               | TX path: 14.5 inches to PCIe device and 7.7 inches to PCIe slot RX path: 15.7 inches to PCIe device and 7.7 inches to PCIe slot                                                                                          |
| Differential Impedance                                                                      | 100 Ohms +/-20%                                                                                                                                                                                                          |
| Single-ended Impedance                                                                      | 60 Ohms +/-15%                                                                                                                                                                                                           |
| Trace width (W)                                                                             | 5 mils (microstrip routing)                                                                                                                                                                                              |
| Spacing between differential pairs (intra-pair) (S)                                         | 4 mils (microstrip routing)                                                                                                                                                                                              |
| Spacing between RX and TX pairs (inter-pair) (s)                                            | Min. 20 mils                                                                                                                                                                                                             |
| Spacing between differential pairs and high-speed periodic signals                          | Min. 50 mils                                                                                                                                                                                                             |
| Spacing between differential pairs and low-speed non periodic signals                       | Min. 20 mils                                                                                                                                                                                                             |
| Length matching between differential pairs (intra-pair)                                     | Max. 5 mils                                                                                                                                                                                                              |
| Length matching between RX and TX pairs (inter-pair)                                        | No strict electrical requirements.<br>Keep difference within a 3 inch delta to minimize latency.                                                                                                                         |
| Length matching between reference clock differential pairs REFCLK+ and REFCLK- (intra-pair) | Max. 5 mils                                                                                                                                                                                                              |
| Length matching between reference clock pairs (inter-pair)                                  | No electrical requirements.                                                                                                                                                                                              |
| Spacing from edge of plane                                                                  | Min. 40 mils                                                                                                                                                                                                             |
| Via Usage                                                                                   | Max. 4 vias per TX trace<br>Max. 2 vias per RX trace                                                                                                                                                                     |
| Coupling capacitors                                                                         | The coupling capacitors for the TX lines are incorporated on the XTX module.  The coupling capacitors for RX signal lines have to be implemented on the customer XTX baseboard.  Capacitor type: RX7, 100nF +/-10%, 16V. |



## 7.2 USB Trace Routing Guidelines

| Parameter                                                                | Trace Routing                  |
|--------------------------------------------------------------------------|--------------------------------|
| Transfer rate                                                            | 480 Mbit/s                     |
| Maximum signal line length (coupled traces)                              | Max. 18 inches                 |
| Signal length used on XTX module (including the XTX baseboard connector) | 3 inches                       |
| Signal length available for the XTX Baseboard                            | 15 inches                      |
| Differential Impedance                                                   | 90 Ohms +/-15%                 |
| Single-ended Impedance                                                   | 45 Ohms +/-10%                 |
| Trace width (W)                                                          | 7 mils (microstrip routing)    |
| Spacing between differential pairs (intra-pair) (S)                      | 5 mils (microstrip routing)    |
| Spacing between differential pairs and high-speed periodic signals       | Min. 50 mils                   |
| Spacing between differential pairs and low-speed non periodic signals    | Min. 20 mils                   |
| Length matching between differential pairs (intra-pair)                  | 200 mils                       |
| Reference plain                                                          | GND Referenced preferred       |
| Spacing from edge of plane                                               | Min. 40 mils                   |
| Via Usage                                                                | Try to minimize number of vias |



## 7.3 Serial ATA Trace Routing Guidelines

| Parameter                                                                | Trace Routing                                                                                                                                                                                                            |
|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transfer Rate                                                            | 1.5 Gbits/sec                                                                                                                                                                                                            |
| Maximum signal line length (coupled traces)                              | 6.5 inches on PCB (XTX module and baseboard. The length of the SATA cable is specified between 0 and 40 inches)                                                                                                          |
| Signal length used on XTX module (including the XTX baseboard connector) | 2.5 inches                                                                                                                                                                                                               |
| Signal length available for the XTX Baseboard                            | 4 inches                                                                                                                                                                                                                 |
| Differential Impedance                                                   | 100 Ohms +/-15%                                                                                                                                                                                                          |
| Single-ended Impedance                                                   | Min. 40 Ohms                                                                                                                                                                                                             |
| Trace width (W)                                                          | 5 mils (microstrip routing)                                                                                                                                                                                              |
| Spacing between differential pairs (intra-pair) (S)                      | 4 mils (microstrip routing)                                                                                                                                                                                              |
| Spacing between RX and TX pairs (inter-pair) (s)                         | Min. 20 mils                                                                                                                                                                                                             |
| Spacing between differential pairs and high-speed periodic signals       | Min. 50 mils                                                                                                                                                                                                             |
| Spacing between differential pairs and low-speed non periodic signals    | Min. 20 mils                                                                                                                                                                                                             |
| Length matching between differential pairs (intra-pair)                  | Max. 5 mils                                                                                                                                                                                                              |
| Length matching between RX and TX pairs (inter-pair)                     | No strict electrical requirements. Keep difference within a 3 inch delta to minimize latency.                                                                                                                            |
| Reference plain                                                          | GND Referenced preferred                                                                                                                                                                                                 |
| Spacing from edge of plane                                               | Min. 40 mils                                                                                                                                                                                                             |
| Via Usage                                                                | Try to minimize number of vias                                                                                                                                                                                           |
| Coupling capacitors                                                      | The coupling capacitors for the TX lines are incorporated on the XTX module.  The coupling capacitors for RX signal lines have to be implemented on the customer XTX baseboard.  Capacitor type: RX7, 100nF +/-10%, 16V. |



The congatec AG technical support team, as well as the engineers, are dedicated to helping customers design their XTX baseboards. If you have any questions about the information contained in this design guide, or have additional questions, please contact the congatec technical support team for assistance at support@congatec.com.



## 8 Industry Specifications

The list below provides links to industry specifications used to define the  $\mathsf{XTX}^\mathsf{TM}$  interface specification.

| Specification                                             | Link                                                        |
|-----------------------------------------------------------|-------------------------------------------------------------|
| PCI Express Base Specification, Revision 1.0a             | http://www.pcisig.com/specifications                        |
| Universal Serial Bus (USB) Specification, Revision 2.0    | http://www.usb.org/home                                     |
| ExpressCard Standard Release 1.0                          | http://www.expresscard.org/                                 |
| Serial ATA Specification, Revision 1.0a                   | http://www.serialata.org                                    |
| Low Pin Count Interface Specification, Revision 1.0 (LPC) | http://developer.intel.com/design/chipsets/industry/lpc.htm |
| Audio Codec '97 Component Specification, Version 2.3      | http://www.intel.com/design/chipsets/audio/                 |
| High Definition Audio Specification, Rev. 1.0             | http://www.intel.com/standards/hdaudio/                     |
| LVDS Owner's Manual                                       | http://www.national.com/appinfo/lvds/0,1798,100,00.html     |
| ETX® Specification                                        | http://www.etx-ig.com/specs/specs.php                       |
| XTX™ Specification                                        | http://www.xtx-standard.org                                 |